======================================================================= Expedition PCB - Pinnacle - Version PCB2004_040223.1326 2004 ======================================================================= Job Directory: C:\07_JOBPHIL\CERN_PROTOTYPE_20_lyrs\PCB\ Design Status Report: C:\07_JOBPHIL\CERN_PROTOTYPE_20_lyrs\PCB\LogFiles\DesignStatus_83.txt Wed Mar 28 18:31:51 2007 ======================================================================= DESIGN STATUS ======================================================================= Board Size Extents ............ 6.3 X 7.69 (in) Route Border Extents .......... 6.25 X 7.64 (in) Actual Board Area ............. 48.42 (in) Actual Route Area ............. 47.72 (in) Placement Areas: Name Available Required Required/Available Entire Board 96.83 Sq. (in) 40.15 Sq. (in) 41.46 % Room: 57.35 Sq. (in) 0 Sq. (in) 0.00 % Pins .......................... 9169 Pins per Route Area ........... 192.14 Pins/Sq. (in) Layers ........................ 20 Layer 1 is a signal layer Trace Widths .......... 3, 3.5, 4, 5, 6, 7.87, 8, 10, 20, 25, 35 Layer 2 is a Positive Plane Layer with nets DGND Trace Widths .......... None. Layer 3 is a signal layer Trace Widths .......... 3, 3.5, 4, 5, 10 Layer 4 is a Positive Plane Layer with nets +2.5V-D +5V_B Trace Widths .......... None. Layer 5 is a signal layer Trace Widths .......... 4, 5 Layer 6 is a Positive Plane Layer with nets 1.8va +5V -5V Trace Widths .......... None. Layer 7 is a signal layer Trace Widths .......... 4 Layer 8 is a signal layer Trace Widths .......... 3, 3.5, 4 Layer 9 is a Positive Plane Layer with nets DGND +3.3V Trace Widths .......... None. Layer 10 is a signal layer Trace Widths .......... 6, 20, 35 Layer 11 is a signal layer Trace Widths .......... 6 Layer 12 is a Positive Plane Layer with nets DGND +1.5V Trace Widths .......... None. Layer 13 is a signal layer Trace Widths .......... 3, 3.5, 4, 30 Layer 14 is a signal layer Trace Widths .......... 4, 35 Layer 15 is a Positive Plane Layer with nets +1.2V-D1 +1.2V-D2 -12V_B +3.3V_B +12V_B Trace Widths .......... None. Layer 16 is a signal layer Trace Widths .......... 4, 25, 35 Layer 17 is a Positive Plane Layer with nets +2.5V Trace Widths .......... None. Layer 18 is a signal layer Trace Widths .......... 3, 3.5, 4, 5, 35 Layer 19 is a Positive Plane Layer with nets DGND Trace Widths .......... None. Layer 20 is a signal layer Trace Widths .......... 3, 3.5, 6, 8, 10, 20, 25, 30, 35, 50 Nets .......................... 1811 Connections ................... 6915 Open Connections .............. 0 Differential Pairs ............ 26 Differential Pair Names: ADC_DATA(0)+ ADC_DATA(0)- ADC_DATA(1)+ ADC_DATA(1)- ADC_DATA(2)+ ADC_DATA(2)- ADC_DATA(3)+ ADC_DATA(3)- ADC_DATA(4)+ ADC_DATA(4)- ADC_DATA(5)+ ADC_DATA(5)- ADC_DATA(6)+ ADC_DATA(6)- ADC_DATA(7)+ ADC_DATA(7)- ADC_DATA(8)+ ADC_DATA(8)- ADC_DATA(9)+ ADC_DATA(9)- ADC_DATA(10)+ ADC_DATA(10)- ADC_DATA(11)+ ADC_DATA(11)- ADC_DATA(12)+ ADC_DATA(12)- ADC_DATA(13)+ ADC_DATA(13)- ADC_DATA(14)+ ADC_DATA(14)- ADC_DATA(15)+ ADC_DATA(15)- ADC_120MHz+ ADC_120MHz- CLKA_N CLKA_P CLKB_N CLKB_P CLKC_N CLKC_P CLKD_N CLKD_P CLKE_N CLKE_P CLKF_N CLKF_P CLKG_N CLKG_P CLKH_N CLKH_P FrameSync+ FrameSync- Percent Routed ................ 100.00 % Netline Length ................ 129.03 (in) Netline Manhattan Length ...... 168.9 (in) Total Trace Length ............ 4,676.97 (in) Trace Widths Used (th) ........ 3, 3.5, 4, 5, 6, 7.87, 8, 10, 20, 25, 30, 35, 50 Vias .......................... 6847 Via Span Name Quantity 1-20 050VIA 30 018VIA_8 1134 035VIA 439 018VIA_8_14mask-bga 2340 025VIA_10 1247 1-10 VIA020_010 1 025VIA_10 789 035VIA 89 11-20 025VIA 2 025VIA_10 728 035VIA 48 Teardrops....................... 0 Breakouts....................... 0 Virtual Pins.................... 0 Guide Pins ..................... 0 Parts Placed .................. 1857 Parts Mounted on Top ...... 374 SMD ................... 334 Through ............... 40 Test Points ........... 0 Mechanical ............ 0 Parts Mounted on Bottom ... 1483 SMD ................... 1482 Through ............... 1 Test Points ........... 0 Mechanical ............ 0 Edge Connector Parts ...... 0 Parts not Placed .............. 1 Nested Cells .................. 0 Jumpers ....................... 0 Through Holes ................. 5556 Holes per Board Area ...... 114.75 Holes/Sq. (in)