======================================================================= Expedition PCB - Pinnacle - Version PCB2004_040223.1326 2004 ======================================================================= Job Directory: C:\07_JOBPHIL\CERN_PROTOTYPE\PCB\ Design Status Report: C:\07_JOBPHIL\CERN_PROTOTYPE\PCB\LogFiles\DesignStatus_68.txt Thu Mar 08 14:23:12 2007 ======================================================================= DESIGN STATUS ======================================================================= Board Size Extents ............ 6.3 X 7.69 (in) Route Border Extents .......... 6.25 X 7.64 (in) Actual Board Area ............. 48.42 (in) Actual Route Area ............. 47.72 (in) Placement Areas: Name Available Required Required/Available Entire Board 96.83 Sq. (in) 39.47 Sq. (in) 40.76 % Room: 57.35 Sq. (in) 0 Sq. (in) 0.00 % Pins .......................... 9044 Pins per Route Area ........... 189.52 Pins/Sq. (in) Layers ........................ 16 Layer 1 is a signal layer Trace Widths .......... 5, 6, 7.87, 8, 10, 20 Layer 2 is a Positive Plane Layer with nets DGND Trace Widths .......... None. Layer 3 is a signal layer Trace Widths .......... 4, 5 Layer 4 is a Positive Plane Layer with nets +1.5V +1.2V-D1 +1.2V-D2 Trace Widths .......... None. Layer 5 is a signal layer Trace Widths .......... 4 Layer 6 is a signal layer Trace Widths .......... 4, 5 Layer 7 is a Positive Plane Layer with nets DGND Trace Widths .......... None. Layer 8 is a signal layer Trace Widths .......... 6 Layer 9 is a signal layer Trace Widths .......... 6 Layer 10 is a Positive Plane Layer with nets DGND Trace Widths .......... None. Layer 11 is a signal layer Trace Widths .......... 4, 5 Layer 12 is a signal layer Trace Widths .......... 4 Layer 13 is a Positive Plane Layer with nets +2.5V Trace Widths .......... None. Layer 14 is a signal layer Trace Widths .......... 4, 5 Layer 15 is a Positive Plane Layer with nets DGND Trace Widths .......... None. Layer 16 is a signal layer Trace Widths .......... 5, 6, 10, 20, 25 Nets .......................... 1793 Connections ................... 6681 Open Connections .............. 2469 Differential Pairs ............ 25 Differential Pair Names: ADC_DATA(0)+ ADC_DATA(0)- ADC_DATA(1)+ ADC_DATA(1)- ADC_DATA(2)+ ADC_DATA(2)- ADC_DATA(3)+ ADC_DATA(3)- ADC_DATA(4)+ ADC_DATA(4)- ADC_DATA(5)+ ADC_DATA(5)- ADC_DATA(6)+ ADC_DATA(6)- ADC_DATA(7)+ ADC_DATA(7)- ADC_DATA(8)+ ADC_DATA(8)- ADC_DATA(9)+ ADC_DATA(9)- ADC_DATA(10)+ ADC_DATA(10)- ADC_DATA(11)+ ADC_DATA(11)- ADC_DATA(12)+ ADC_DATA(12)- ADC_DATA(13)+ ADC_DATA(13)- ADC_DATA(14)+ ADC_DATA(14)- ADC_DATA(15)+ ADC_DATA(15)- ADC_120MHz+ ADC_120MHz- CLKA_N CLKA_P CLKB_N CLKB_P CLKC_N CLKC_P CLKD_N CLKD_P CLKE_N CLKE_P CLKF_N CLKF_P CLKG_N CLKG_P CLKH_N CLKH_P Percent Routed ................ 63.04 % Netline Length ................ 2,229.15 (in) Netline Manhattan Length ...... 2,692.29 (in) Total Trace Length ............ 1,655.26 (in) Trace Widths Used (th) ........ 4, 5, 6, 7.87, 8, 10, 20, 25 Vias .......................... 5348 Via Span Name Quantity 1-16 025VIA 2 035VIA 229 018VIA_8_14mask-bga 2334 018VIA_8 1134 025VIA_10 786 1-8 VIA020_010 1 025VIA_10 448 9-16 025VIA 3 025VIA_10 411 Teardrops....................... 0 Breakouts....................... 0 Virtual Pins.................... 0 Guide Pins ..................... 0 Parts Placed .................. 1788 Parts Mounted on Top ...... 357 SMD ................... 335 Through ............... 22 Test Points ........... 0 Mechanical ............ 0 Parts Mounted on Bottom ... 1431 SMD ................... 1430 Through ............... 1 Test Points ........... 0 Mechanical ............ 0 Edge Connector Parts ...... 0 Parts not Placed .............. 0 Nested Cells .................. 0 Jumpers ....................... 0 Through Holes ................. 4840 Holes per Board Area ...... 99.96 Holes/Sq. (in)